English  |  正體中文  |  简体中文  |  全文筆數/總筆數 : 80990/80990 (100%)
造訪人次 : 42714386      線上人數 : 1338
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
搜尋範圍 查詢小技巧:
  • 您可在西文檢索詞彙前後加上"雙引號",以獲取較精準的檢索結果
  • 若欲以作者姓名搜尋,建議至進階搜尋限定作者欄位,可獲得較完整資料
  • 進階搜尋


    請使用永久網址來引用或連結此文件: http://ir.lib.ncu.edu.tw/handle/987654321/10299


    題名: 利用實數運算核心之哈特萊轉換OFDM調變/解調變器;A Real-valued Computation Kernel DHT-based OFDM Modulator/Demodulator
    作者: 陳培炘;Pei-Shin Chen
    貢獻者: 電機工程研究所
    關鍵詞: 快速傅立葉轉換;離散傅立葉轉換;快速哈特萊轉換;離散哈特萊轉換;正交分頻多工;FFT;DFT;FHT;DHT;OFDM
    日期: 2008-10-02
    上傳時間: 2009-09-22 12:11:20 (UTC+8)
    出版者: 國立中央大學圖書館
    摘要: 正交分頻多工(Orthogonal Frequency Division Multiplexing, OFDM)調變技術廣泛的應用於寬頻通訊系統中。電路設計上的重要元件,反離散傅立葉轉換(Inverse Discrete Fourier Transform, IDFT)與離散傅立葉轉換(Discrete Fourier Transform, DFT)電路,無論在演算法、硬體架構上,皆已發展相當長的時間。然而DFT並非唯一的OFDM正交基底,在此我們提出利用離散哈特萊轉換(Discrete Hartley Transform, DHT)取代離散傅立葉轉換之傳輸架構,並使等效通道得以被對角化,接收端可使用一階頻域等化器來做通道等化。利用純實數運算特性,DHT可降低OFDM調變/解調之運算複雜度。 硬體考量方面,本論文提出一個新的DCT-based DHT架構,配合所提出之DHT-OFDM系統,應用於無線區域網路系統之中。在符合標準的規範情況下,本電路僅需操作在20 MHz即可符合IEEE 802.11a/n的系統需求。本論文實現一個64點DHT為基礎之OFDM調變/解調變器,使用SMIMS VeriEnterprise Xilinx FPGA驗證電路功能,並利用0.18-μm製程做實現。晶片核心面積為0.928 0.935 mm2,包含輸出暫存器及除錯電路。晶片操作在20 MHz的頻率、1.8 V電壓下,晶片功率為28.95 mW。 Orthogonal frequency division multiplexing (OFDM) technology has been widely used in wideband communication. The critical component of OFDM system, Inverse Discrete Fourier Transform (IDFT) and Discrete Fourier Transform (DFT), are well defined components due to its regular algorithms and architectures. Since DFT is not the only orthogonal basis for OFDM system, in this thesis, we proposed a new DHT-OFDM to replace the DFT-OFDM. The new architecture can diagonalize the baseband equivalent channel, the other words, the receiver can use a one-tap equalizer to equalize the channel. According to the pure real computation, DHT based OFDM modulator/demodulator can reduce the computing complexity in OFDM systems. In hardware implementation, we proposed a low hardware cost DCT-based DHT architecture. Combining the proposed DHT-OFDM algorithm, the DHT-OFDM modulator/demodulator is applied to wireless local area network (WLAN). The DHT architecture can operate at 20 MHz meeting IEEE 802.11a/n standard requirements. The proposed 64-point DHT is evaluated by SIMIS VeriEnterprise Xilinx FPGA development board, then the processor is designed in a 0.18-μm CMOS process. The core area is 0.928 0.935 mm2 including the output buffer and debug module. The chip power is 28.95 mW in 1.8 V supply voltage at the clock rate of 20 MHz.
    顯示於類別:[電機工程研究所] 博碩士論文

    文件中的檔案:

    檔案 大小格式瀏覽次數


    在NCUIR中所有的資料項目都受到原著作權保護.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 隱私權政策聲明