中大機構典藏-NCU Institutional Repository-提供博碩士論文、考古題、期刊論文、研究計畫等下載:Item 987654321/10309
English  |  正體中文  |  简体中文  |  Items with full text/Total items : 80990/80990 (100%)
Visitors : 42722687      Online Users : 1391
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
Scope Tips:
  • please add "double quotation mark" for query phrases to get precise results
  • please goto advance search for comprehansive author search
  • Adv. Search
    HomeLoginUploadHelpAboutAdminister Goto mobile version


    Please use this identifier to cite or link to this item: http://ir.lib.ncu.edu.tw/handle/987654321/10309


    Title: 應用於交換電容ΔΣ調變電路之電容排列良率自動化擺置平台;Yield-aware Automatic Layout Placement via Capacitance Correlation for Switching-Capacitor Sigma-Delta Modulators
    Authors: 黃健智;Chien-Chih Huang
    Contributors: 電機工程研究所
    Keywords: 自動化;良率分析;Automatic Layout Placement;Yield
    Date: 2008-07-08
    Issue Date: 2009-09-22 12:11:44 (UTC+8)
    Publisher: 國立中央大學圖書館
    Abstract: 進入深次微米的時代後,製程解析度快速縮小到比光學微影技術的光波波長還小時,製程的誤差將會越來越顯著且含有許多統計分佈的特性。伴隨著製程變動已被觀察到存在著空間相關性,因此,我們提出一套設計流程並應用於交換電容式的ΔΣ調變電路中的電容排列,此流程包含 1) 萃取各電容彼此的相關性 2) 依其相關性來決定各電容在實體佈局上的相對位置 3) 結合良率分析於實體佈局的決定。最後,發展為自動化設計平台可提供使用者良善的使用介面與降低設計上的複雜性。 The process variations increase with the advance of semiconductor manufacturing, and consequently influence the circuit parameters. Due to the device dimensions shrinking and the wafer sizes increasing, the intra-die variations are becoming dominant and strongly layout dependent. In this work, the correlations with each design parameters are extracted firstly and they are used as the guideline for layout placement. A flow procedure is proposed for determining the corresponding positions for each target parameters, which are implemented by the conjunctions of proper number of units. Experimentally, the procedure is applied to the placement of capacitances for switching-capacitor sigma-delta modulators. The result shows that the circuit yield can be enhanced further more by considering the correlation into placement. For analog and mixed-signal circuits, an automatic layout platform can greatly reduce the design complexity, in turn, speed-up the time spent for iteration, and further improve the yield.
    Appears in Collections:[Graduate Institute of Electrical Engineering] Electronic Thesis & Dissertation

    Files in This Item:

    File SizeFormat


    All items in NCUIR are protected by copyright, with all rights reserved.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 隱私權政策聲明