English  |  正體中文  |  简体中文  |  全文筆數/總筆數 : 80990/80990 (100%)
造訪人次 : 42714051      線上人數 : 1339
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
搜尋範圍 查詢小技巧:
  • 您可在西文檢索詞彙前後加上"雙引號",以獲取較精準的檢索結果
  • 若欲以作者姓名搜尋,建議至進階搜尋限定作者欄位,可獲得較完整資料
  • 進階搜尋


    請使用永久網址來引用或連結此文件: http://ir.lib.ncu.edu.tw/handle/987654321/10405


    題名: 應用於視訊監控具有雜訊去除與標記的前景物件切割超大型積體電路設計;VLSI Design for Foreground Object Segmentation with Labeling and Noise Reduction Mode in Video Surveillance Application
    作者: 彭德彰;De-Zhang Peng
    貢獻者: 電機工程研究所
    關鍵詞: 超大型積體電路設計;視訊切割;視訊監控系統;VLSI;Video Surveillance Application;Video Segmentation
    日期: 2009-07-09
    上傳時間: 2009-09-22 12:15:41 (UTC+8)
    出版者: 國立中央大學圖書館
    摘要: 在電腦視覺應用領域例如:視訊監控系統、人機互動介面以及以物件為基準的視訊壓縮標準(如:MPEG-4)裡,都包含偵測、辨認以及追蹤前景物件的功能需求,並且大部分的應用都需要達到即時前景物件切割的功能。前景物件切割的畫面結果好壞對於後續的應用處理步驟影響很大,因此要如何降低前景物件切割結果的雜訊是很重要的。在視訊監控系統中的追蹤以及辨認前景物件的應用也必須先將畫面中所切割出的前景物件進行標記處理之後,才能進行後續的應用。 本論文針對上述的各種需求,提出了一個即時視訊前景物件切割具有標記以及雜訊去除的超大型積體電路設計,我們所提出的超大型積體電路設計具有高吞吐率的優點,能夠支援很高的解析度(例如:HD720P)達到即時視訊前景物件切割的效果,並且在面積的消耗上又能夠符合低成本的要求。本論文的系統主要分為三個部分,第一部分:基於多模型背景維持演算法之前景物件切割架構,對輸入的視訊影像進行切割;第二部分:型態學運算雜訊去除架構,對視訊影像切割結果進行雜訊消除;第三部分:前景物件標記架構,對雜訊消除完畢的影像進行物件標記。本論文提出的系統是使用標準元件設計流程實現之數位超大型積體電路,在台積電0.18um的製程實現。 In computer vision applications, such as video surveillance, human-machine interaction and object based video compression standard (e.g., MPEG-4), most applications attempt to detect, recognize events and tracking foreground objects. There also have many real-time applications. The foreground objects segmentation result will do great influence to later process. Therefore how to reduce a foreground objects segmentation result noise effect is very important. In many video surveillance application need to transform image into a symbolic image to do later post-process (e.g., tracking and recognize). By above-mentioned requisitions, this paper proposed VLSI design for real-time foreground object segmentation with labeling and noise reduction mode. Our proposed VLSI design has high throughput rate that can meet the high resolution specification (e.g., HD720P) with real-time requirement and low cost design. In this paper system consists three parts. First, a foreground objects segmentation architecture design with multi-model background maintenance algorithm is proposed to segment video image. Second, morphological operation noise reduction architecture is proposed to reduce segmentation result noise. Finally, object labeling architecture is proposed to label noiseless image. In this paper proposed systems is implementation by cell-base design flow digital VLSI in TSMC 0.18um.
    顯示於類別:[電機工程研究所] 博碩士論文

    文件中的檔案:

    檔案 大小格式瀏覽次數


    在NCUIR中所有的資料項目都受到原著作權保護.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 隱私權政策聲明