中大機構典藏-NCU Institutional Repository-提供博碩士論文、考古題、期刊論文、研究計畫等下載:Item 987654321/48621
English  |  正體中文  |  简体中文  |  全文笔数/总笔数 : 80990/80990 (100%)
造访人次 : 42758088      在线人数 : 1976
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
搜寻范围 查询小技巧:
  • 您可在西文检索词汇前后加上"双引号",以获取较精准的检索结果
  • 若欲以作者姓名搜寻,建议至进阶搜寻限定作者字段,可获得较完整数据
  • 进阶搜寻


    jsp.display-item.identifier=請使用永久網址來引用或連結此文件: http://ir.lib.ncu.edu.tw/handle/987654321/48621


    题名: 以可變電容與開關為基礎之可調式匹配網路應用於功率放大器效率之提升;Varactor-Based and Switch-Based Tunable Matching Networks for Power Amplifier Efficiency Enhancement
    作者: 李逸群;Yi-Chun Lee
    贡献者: 電機工程研究所
    关键词: 可調式匹配網路.;功率放大器;效率;power amplifiers;tunable matching networks.;Efficiency
    日期: 2011-10-03
    上传时间: 2012-01-05 14:59:44 (UTC+8)
    摘要: 本論文的主要研究內容為利用可調式匹配網路於功率放大器效率之提升。我們使用變容二極體與電晶體開關設計可調式匹配網路,以改變電晶體的負載阻抗,提升功率放大器於低功率區時的效率。   首先,我們使用WIN 0.15-μm GaAs pHEMT製程中的變容二極體作為可調式元件來設計一負載阻抗連續可調之功率放大器。在頻率5.8 GHz下的量測結果顯示,其Pout,1dB為20.8 dBm。與製作於同一晶片上之固定式功率放大器比較,當輸出功率為18.5 dBm時,可提升2.8% 之PAE,並降低12% 的直流功率消耗。   接著,我們使用以TSMC 0.18-μm SiGe BiCMOS製程中的CMOS電晶體開關來實現可切換式功率放大器。在頻率6.4 GHz下的量測結果顯示,當輸出功率為17 dBm時(約4-dB back-off),將CMOS開關由ON-state切換為OFF-state,可提升3.3% 之PAE,並降低22% 的直流功率消耗。   本論文設計使用可調式匹配網路之功率放大器,並成功將之以積體電路製程實現。由量測結果得知此可變負載技術的確可以有效地提升功率放大器之效率,並顯著地降低其直流功率消耗。  The focus of this thesis is to use tunable matching networks for power amplifier efficiency enhancement. We design varactor-based and switch-based tunable matching networks to vary the load impedances presented to the transistors in order to enhance the power efficiency of the power amplifiers in low power regions.  First, a power amplifier with continuously tunable load impedance is designed based on the varactors on WIN 0.15-μm GaAs pHEMT process. The measurement results at 5.8 GHz show that the P1dB of the power amplifier is 20.8 dBm. Compared with a power amplifier with fixed matching network that is fabricated on the same chip, the tunable power amplifier exhibits a PAE enhancement of 2.8% and a 12% reduction in DC power consumption at the output power level of 18.5 dBm.  Next, a swichable power amplifier is realized using the CMOS switches in TSMC 0.18-μm SiGe BiCMOS technology. The measurement results at 6.4 GHz show that, when the switch is switched from ON state to OFF state, the PAE is enhanced by 3.3% whereas the DC power consumption is reduced by 22% at the output power level of 17 dBm, which corresponds to 4-dB power back-off.  In this thesis, power amplifiers with tunable matching networks are designed and successfully implemented using integrated circuit technologies. Verfied by measurement results, the variable load technique can effectively enhanece the power efficiency and significantly reduce the DC power consumption of the power amplfiers.
    显示于类别:[電機工程研究所] 博碩士論文

    文件中的档案:

    档案 描述 大小格式浏览次数
    index.html0KbHTML818检视/开启


    在NCUIR中所有的数据项都受到原著作权保护.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 隱私權政策聲明